

## School of Electrical Engineering and Computer Science

## Introduction to Computer Architecture, Fall 2016

## Midterm #1 October 5, 2016 Duration: 60 minutes

NAME: ID:

|           | Total Points | Earned |  |
|-----------|--------------|--------|--|
| Problem 1 | 10           |        |  |
| Problem 2 | 20           |        |  |
| Problem 3 | 20           |        |  |
| Problem 4 | 20           |        |  |
| Problem 5 | 15           |        |  |
| Problem 6 | 15           |        |  |

## Notes:

- You may bring a double-sided letter-size cheat-sheet and a calculator to the test. No other resources are allowed! In particular, NO textbook, lecture notes, internet access, smartphone usage, etc. are allowed!
- Make sure to write your name and WSU ID down on all pages.
- You may use both sides of each page if needed!
- Show your work for each question. Even if you don't know exact answer to a question, show your work to get
  partial credit.
- MIPS reference data is provided on the last page of this test.

- 1. (10 points). For each sentence below, indicate if it is a True or False statement.
  - a. A CPU with a faster clock (i.e., higher clock rate) always has higher performance compared to a computer one with a slower clock (i.e., lower clock rate).

False



d. Assuming a 2's complement representation, the hexadecimal number '0x0C00000' is a positive number.

True, the MSB is 'O'.

2. (20 Points) Consider the decimal number "63.25". Write down its binary representation using the IEEE 745 single precision format.

(-1) sign x (1+ Fraction) x 2

normalization

Exp - Bigs = 5 = D Exponent = 132 = (10000 100)2

Fraction

Fraction = 11111010...0

→ 63.25 = 01000010011111010...0

2

- 3. (20 points) Assume for a given program, 70% of the executed instructions are arithmetic, 10% are load/store, and 20% are branch.
  - a) Given this instruction mix and the assumption that an arithmetic instruction requires 2 cycles, a load\store instruction takes 6 cycles, and a branch instruction takes 3 cycles, compute he average CPI.

b) How many cycles, on average, an arithmetic instruction should require to achieve 25% improvement in the overall performance, assuming that load/store and branch instructions are not improved at all.

Performance = 
$$1.25 \times \text{performance}$$
 =  $0 \text{ CPI}$  old =  $1.25 \text{ CPI new}$ 

=D  $\frac{\text{CPI old}}{\text{CPI new}} = 1.25$ 

$$= 0.25 = 0.7 \text{ CPI}_A + 1.2 = 2.08$$

$$0.7 \times \text{CPI}_A + 0.1 \times 6 + 0.2 \times 3$$

$$1.2$$

$$=$$
 0.7 CPI  $_A$  = 0.88  $=$  0 CPI  $_A$  = 1.25  $\simeq$  1.2 Eycles Instructions

4. (20points). You are asked to multiply two binary numbers using a sequential multiplier. These two binary numbers are 1010 and 10010. Show the value of different registers during each clock cycle in the following table.

solution 2: 10010 -> multiplier 1010 -> multiplier solution 1: 10010 -> multiplicand

|                       | Cycle 1     | Cycle 2   | Cycle 3   | Cycle 4   | Cycle 5    |  |
|-----------------------|-------------|-----------|-----------|-----------|------------|--|
| 9 bits Product        | 000000000   | 000000000 | 000100100 | 000100100 | 010110100  |  |
| 9 bits - Multiplicand | 0000 100 10 | 000100100 | 001001000 | 010010000 | 100 100000 |  |
| 4 bits Multiplier     | 1010        | 0101      | 0010      | 0001      | 00 00      |  |

|          |              | Eycle 1    | Cycle 2   | Cycle 3   | Cycle 4   | Cycle5     | cycle 6   |
|----------|--------------|------------|-----------|-----------|-----------|------------|-----------|
| 9 bits « | product      | 000000000  | 000000000 | 000010100 | 000010100 | 000010100  | 010110100 |
| bits e   | Multiplicand | 00000 1010 | 000010100 | 000101000 | 001010000 | 0101 00000 | 101000000 |
| 5bits €  | multiplier   | 10010      | 01001     | 00100     | 00010     | 00001      | 00000     |

5. (15 points) Implement the following code in MIPS assembly. Assume variables 'm' and 'n' are stored in \$s0 and \$s1 respectively.

respectively. Solution 1 (bne) Solution 2 (beq.)

if 
$$(m>n)$$
 Sit Sto, SSI, SSO beq Sto, SSI, SZero, LI

else add SSI, SSO, BZero

 $m=m$ ; LI: add SSO, SSI, SZero, Exit:

 $m=m$ ; LI: add SSO, SSI, SZero, Exit:

 $m=m$ ; LI: add SSO, SSI, SZero, Exit:

6. (15 points) The following MIPS assembly code is expected to implement the 'for' loop mentioned below. There are several mistakes in the assembly code that you need to fix. Assume that the base address of array 'A' is in register \$s0. Rewrite the assembly code in the space provided below. Note that you will need to find each incorrect instruction and write the correct instruction with correct arguments for each.

```
The correct code is
                                                      included
                                                                 below
                                                                         with
for (i=0; i<100; i++)
                             correct instructions marked.
 A[i] = 256;
                              10
                                  $to , $50
 li $t0, $s0 X
                                    Stz , 100d
    $t1, 100d
                             511
                                    $t1, $ t1,2
 sll $t1, $t1, 4
                                    St1, St1, $50
                             add
 add $t1, $t1, $s0
                                    St 2, 5200, 256d
                             ori
 ori $t2, $zero, 256d
                            top:
top:
                                   $t3, Sto, $t1
                             SITU
 sltu $t3, $s0, $t1 X
                                   bey $13, $ zero, done
    $t3, $zero, done
                                   $ t2,0($t0)
                             SW
     $t2, 12($t0) X
                                   Sto , $t0 ,4
                            addi
 addi $t0, $t0, 1 X
done:
                             done:
```